# COMPUTER SCIENCE Computer Organization and Architecture

Secondary Memory & IO Interface



Vijay Agarwal sir





10 Organization



## Disk

SDISK Capacity

SDISK Access time (S.T. Ang R.L., D.T.T & Data toursfee)
Rate

SDISK Structure (Platter, Surface, Eylinder, touck. Arm)
RIW Head . Arm Assembly)

E Disk Addressing.



# Disk Addressing (C.h,S)

ST: # sector Per toack

TC: #Frack Res Cylind (#surface)

Sc: # sector les cylinder



# I/o Org. : (Input outubut org)

```
(Slowest) I/o: Electro magnetic.
```

The Interface Chip.

.





## Input-Output Interface



10 Device

Input-output interface provides a method for transferring information between internal storage and external I/O devices. Peripherals connected to a computer need special communication links for interfacing them with the central processing unit. The purpose of the communication link is to resolve the differences that exist between the central computer and each peripheral. The major differences are:



Peripherals are electromechanical and electromagnetic devices and their manner of operation is different from the operation of the CPU and memory, which are electronic devices. Therefore, a conversion of signal values may be required.



The data transfer rate of peripherals is usually slower than the transfer rate of the CPU, and consequently, a synchronization mechanism may be needed.



# Data codes and formats in peripheral differ from the word format in the CPU and memory.





The operating modes of peripherals are different from each other and each must be controlled so as not to disturb the operation of other peripherals connected to the CPU.

#### Modes of Transfer

- Programmed I/O
- Interrupt-initiated I/O
- Direct memory access (DMA)



### I/O ORGANIZATION



- (1) I/O devices are electro-magnetic components and CPU is a electronic component. So, there is a difference exist in term of operating modes, data transfer rate and word formats. & Species.
- (2) To synchronize the I/O speed with a CPU, high speed interface chip is used named as I/O interface or I/O module.
- (3) I/O interface chip is responsible for I/O Operations so, in the computer design I/O devices are connected to system bus via I/O interface Chip.:







### I/O ORGANIZATION



#### System without IO - Interface [Programmed-IO]

$$1 \text{ kB} - 1 \text{Sec}$$

$$1 \text{ B} - \mathbf{?}$$

$$ETIO = \frac{1B}{1kB} \text{ sec} = 10^{-3} \text{sec} = 1 \text{ millisec}$$

$$1 \text{ kB} - 1 \text{ Sec}$$

$$1 \text{ kB} -$$





### I/O ORGANIZATION



#### System with IO - Interface Chip [INT- Driven IO]



Working



## **ACCESS SEQUENCE/Working Process**



- CPU initializes the I/O interface chip along with a I/O command( Operations),
   then CPU will go & performing other useful task.
- (2) IO interface control logic interprets the IO Commands and Accordingly IO port will be enables for the IO operation.
- (3) Based on the speed of a IO device, & Amount of data to be transfer Consume the time to prepare the data(preparation time), then data is transferred from IO device to a interface buffer.
- (4) When the Data is available in the buffer IO interface generates the interrupt signals & send to the CPU and waiting for ack. Signal.





(4) After receiving the ack. Signal, buffer content will be transferred to CPU. In this process, CPU will be accessing the IO – data from interface buffer therefore speed gap is synchronized & Time saved. (Bcz IO interface fast).

Different IO - interface chip used in the computer design is.

- (1) 8255 PPI. (Programable Peripherial Interforce)
- (2) 8251 USART (Universal Synchrons Asynchronous Receiver Transmittee)
- (3) 8259 A INT. Controller
- (4) 8237/8257 DMA etc.

## Mill Now

- (i) WHY Ilo Interface?
- (ii) WHAT I/o Interface?
- (iii) WHEN I'D Interface Used ?
- (iv) How Do Interface Mostle work?





Three types of IO – transfer modes are present in the computer system, Used to transfer the data from the IO to other Component of a Computer. [CPU, memory]

Named as —

- Programmed IO.
- (2) Interrupt Driven IO.
- (3) DMA (Direct Memory Access)

#### Modes of Transfer

Pw

- 1. Programmed I/O
  - 2. Interrupt-initiated I/O
- Direct memory access (DMA)





# There is No High Speed Interface Logic Used.





#### PROGRAMMED IO



- In this mode, IO- devices are directly, Connected to CPU without IO- interface chip.
- (2) In this mode, CPU takes the responsibility to complete the IO operation, So CPU will be blocked [waiting] until the IO operation is completed.
- (3) In this mode CPU Utilization is inefficient. Departs On Speed of Do Device
- (4) In this mode CPU time depends on the speed of a IO device and the size of a data unit to be transferred.
- (5) This mode is suitable in the system centric application where the IO time is important than CPU time.



#### INTERRUPT DRIVEN IO







#### INTERRUPT DRIVEN IO



- In this mode, IO- operation are controlled based on the interrupt signals.
- (2) In this mode, IO- devices are connected to a system bus via IO interface chip
  So, IO interface takes the responsibility of a IO open. (openation)
- (3) In this mode processor utilization is efficient so CPU executing the other useful task during the IO Open.
- (4) In this mode CPU time is depends on the Latency of a interface chip rather than the speed of a IO device.

Pw

A device with data transfer rate 10 KB/sec is connected to a CPU. Data is transferred byte-wise. Let the interrupt overhead be 4 usee. The byte transfer time between the device interface register and CPU or memory is negligible. What is the minimum performance gain of operating the device under interrupt mode over operating it under program controlled mode?

(a) 15

(b) 25

(c) 35

(d) 45

[GATE-2005 : 2 Marks]

